



# **LT7A20** DATA SHEET

| : <u>SZ21052201</u> |
|---------------------|
| : 2021/07/07        |
| : <u>A/2</u>        |
|                     |

Approved By:

Checked By:

Prepared By:

Part No. LT7A20

 Page
 1 of 28

 LG-QR-R009-01

# LIGHT



# ±2G/±4G/±8G/±16G 3-AXIS MEMS DIGITAL OUTPUT ACCELEROMETER SENSOR

#### DESCRIPTION

The LT7A20 is an acceleration sensor IC, which features abundant functions, low power dissipation, small size, and precision measurement.

It communicates with MCU through I<sup>2</sup>C/SPI interface, the acceleration measurement data can be accessed in interrupt mode or inquiry mode. INT1 and INT2 provide many auto-detected interrupt signals which are suitable to many motion detection fields, interrupt source include 6D/4D direction detection interrupt signal, free fall detection interrupt signal, sleep and wake up detection interrupt signal, and single/double click detection interrupt signal. A high-precision calibration module is available within the IC to accurately compensate the senor's offset error and gain error. It has dynamically user selectable full scales of  $\pm$ 

 $2G/\pm 4G/\pm 8G/\pm 16G$  and it is capable of measuring accelerations **APPLICATIONS** with output data rates from 1Hz to 400Hz.

A self-test capability allows the user to check the functioning of the sensor in the final application. The available tilt calibration function is able to compensate the tilt caused by SMT or PCB installation, not occupying system resource, system update will not affect sensor parameters.

#### **FEATURES**

- Wide supply voltage, 1.71V to 3.6V
- Independent IOs supply (1.8V) and supply voltage compatible
- Low power mode consumption down to 2µA
- $\pm 2G/\pm 4G/\pm 8G/\pm 16G$  dynamically selectable full-scale
- 12-bit effective data (HR)
- I<sup>2</sup>C/SPI digital output interface
- 6D/4D orientation detection
- Free-fall detection
- Single/double click detection and motion detection
- Programmable interrupt generator
- Embedded self test
- Embedded FIFO
- 10000g high shock survivability



#### LGA-12-2x2x1.0

- Mobile phones/tablets
- Indoor navigation
- Image rotation
- Motion activated user interfaces
- Gaming

Part No. | LT7A20

Page 2 of 28 LG-QR-R009-01





#### **ORDERING INFORMATION Hazardous Substance** Part No. Package Packing Control LT7A20TR LGA-12-2x2x1.0 Halogen free Tape & Reel **BLOCK DIAGRAM** INT1 VDD Voltage Internal Clock regulator oscillator enable VDDIO INT2 X-axis sensor cs l²C Gain Y-axis SCL/SPC C-to-V Control MUX ADC Converter sensor Logic SDA/SDO/SDI SPI SDO/SA0 Z-axis sensor GND Temperature Bias circuit 32 Level FIFO Self test sensor -GNDIO

## ABSOLUTE MAXIMUM RATING

| Characteristics        | Symbol           | Test conditions     | Min. | Max.                   | Unit |
|------------------------|------------------|---------------------|------|------------------------|------|
| Power supply voltage 1 | Vcc              | Circuit not damaged | -0.3 | 3.6                    | V    |
| Power supply voltage 2 | VP               | Circuit not damaged | -0.3 | 3.6                    | V    |
| Arbitrary control pin  | Vin              | Circuit not damaged | -0.3 | V <sub>DDIO</sub> +0.3 | V    |
| Operating temperature  | T <sub>OPR</sub> | Circuit not damaged | -40  | +85                    | °C   |
| Storage temperature    | T <sub>STG</sub> | Circuit not damaged | -55  | +150                   | °C   |

## MECHANICAL CHARACTERISTICS (VDD=2.5V, TA=25°C)

| Characteristics   | Symbol          | Test conditions | Min. | Тур.  | Max. | Unit |
|-------------------|-----------------|-----------------|------|-------|------|------|
|                   | $F_{S0}$        | FS=0            |      | ±2.0  |      |      |
| Measurement range | F <sub>S1</sub> | FS=1            |      | ±4.0  |      | a    |
|                   | F <sub>S2</sub> | FS=2            |      | ±8.0  |      | g    |
|                   | F <sub>S3</sub> | FS=3            |      | ±16.0 |      |      |

Part No. | LT7A20

 Page
 3 of 28

# LIGHT



| Characteristics                              | Symbol             | Test conditions     | Min. | Тур.  | Max. | Unit     |
|----------------------------------------------|--------------------|---------------------|------|-------|------|----------|
|                                              | So0                | FS=0 (HR mode)      |      | 1     |      |          |
| Sopoitivity                                  | So1                | FS=1 (HR mode)      |      | 2     |      | ma/diait |
| Sensitivity                                  | So2                | FS=2 (HR mode)      |      | 4     |      | mg/digit |
|                                              | So3                | FS=3 (HR mode)      |      | 8     |      |          |
| Sensitivity change<br>vs temperature         | T <sub>CSO</sub>   | FS=0                |      | ±0.01 |      | %/°C     |
| Typical zero-g<br>level offset accuracy      | Ty <sub>Off0</sub> | FS=0                |      | ±80   | ±200 | mg       |
| Zero-g level change vs<br>temperature Note 1 | TC <sub>Off</sub>  | Max delta from 25°C |      | ±0.5  |      | mg/°C    |
|                                              | V <sub>st1</sub>   | FS=0, X axis        |      | 276   |      | LSb      |
| Self test output change                      | V <sub>st2</sub>   | FS=0, Y axis        |      | 276   |      | LSb      |
|                                              | V <sub>st3</sub>   | FS=0, Z axis        |      | 984   |      | LSb      |
| System bandwidth                             | BW                 |                     |      | ODR/2 |      | HZ       |
| Operating<br>temperature range               | T <sub>OPR</sub>   |                     | -40  |       | +85  | °C       |

Note: The product is calibrated at 2.5V by factory. The actual operating voltage ranges from 1.71V to 3.6V.

Note1: In full range, Max. temeprature drift zero drift +zero drift value 60\*0.5+200mg=230mg.

## ELECTRICAL CHARACTERISTICS (VDD=2.5V,TA=25°C)

| Characteristics                          | Symbol             | Test conditions                 | Min.                   | Тур. | Max.                   | Unit |
|------------------------------------------|--------------------|---------------------------------|------------------------|------|------------------------|------|
| Supply voltage                           | $V_{DD}$           |                                 | 1.71                   | 2.5  | 3.6                    | V    |
| IO supply voltage                        | V <sub>DDIO</sub>  |                                 | 1.71                   |      | V <sub>DD</sub> +0.1   | V    |
| Supply current                           | I <sub>DD</sub>    | T <sub>A</sub> =25°C, ODR=100HZ |                        | 20   |                        | μA   |
| Current consumption<br>in low-power mode | I <sub>DDLP</sub>  | T <sub>A</sub> =25°C, ODR=100HZ |                        | 10   |                        | μA   |
| Current consumption in power-down mode   | I <sub>DDPdn</sub> | T <sub>A</sub> =25°C            |                        | 0.5  |                        | μΑ   |
| Digital high<br>level input voltage      | VIH                |                                 | 0.8* V <sub>DDIO</sub> |      |                        | V    |
| Digital low<br>level input voltage       | V <sub>IL</sub>    |                                 |                        |      | 0.2* V <sub>DDIO</sub> | V    |
| High level<br>output voltage             | V <sub>OH</sub>    |                                 | 0.9* V <sub>DDIO</sub> |      |                        | V    |
| Low level output voltage                 | V <sub>OL</sub>    |                                 |                        |      | 0.1* V <sub>DDIO</sub> | V    |
|                                          | ODR0               | ODR= 1Hz                        |                        | 1    |                        |      |
| Output data rate                         | ODR1               | ODR= 10Hz                       |                        | 10   |                        | HZ   |
|                                          | ODR2               | ODR= 25Hz                       |                        | 25   |                        |      |

Part No. LT7A20

 Page
 4 of 28





| Characteristics   | Symbol           | Test conditions | Min. | Тур. | Max. | Unit |
|-------------------|------------------|-----------------|------|------|------|------|
|                   | ODR3             | ODR= 50Hz       |      | 50   |      |      |
|                   | ODR4             | ODR= 100Hz      |      | 100  |      |      |
|                   | ODR5             | ODR= 200Hz      |      | 200  |      |      |
|                   | ODR6             | ODR= 400Hz      |      | 400  |      |      |
| Turn-on time      | T <sub>on</sub>  | ODR=100Hz       |      | 1    |      | ms   |
| Operating         | т                |                 | 40   |      | . 95 | °C   |
| temperature range | T <sub>opr</sub> |                 | -40  |      | +85  | U    |

# I<sup>2</sup>C CONTROL INTERFACE CHARACTERISTICS (VDD=2.5V, TA=25°C)

| Ohanaatariistiaa                   | Sumple of             | I <sup>2</sup> C stand | I <sup>2</sup> C standard mode |          | I <sup>2</sup> C fast mode |      |
|------------------------------------|-----------------------|------------------------|--------------------------------|----------|----------------------------|------|
| Characteristics                    | Symbol                | MIN.                   | MAX.                           | MIN.     | MAX.                       | Unit |
| SCL clock frequency                | f <sub>(SCL)</sub>    | 0                      | 100                            | 0        | 400                        | KHz  |
| SCL clock low time                 | $t_{w(SCLL)}$         | 4.7                    |                                | 1.3      |                            |      |
| SCL clock high time                | $t_{w(SCLH)}$         | 4.0                    |                                | 0.6      |                            | μs   |
| SDA setup time                     | t <sub>su(SDA)</sub>  | 250                    |                                | 100      |                            | ns   |
| SDA data hold time                 | t <sub>h(SDA)</sub>   | 0.01                   | 3.45                           | 0.01     | 0.9                        | μs   |
| SDA/SCL rise time                  | t <sub>r(SDA)</sub>   |                        | 1000                           | 20+0.1Cb | 300                        | ns   |
|                                    | $t_{r(SCL)}$          |                        |                                |          |                            |      |
| SDA/SCL fall time                  | $t_{f(SDA)}$          |                        | 300                            | 20+0.1Cb | 300                        | 20   |
|                                    | $t_{f(SCL)}$          |                        | 300                            | 20+0.100 | 300                        | ns   |
| START condition hold time          | t <sub>h(ST)</sub>    | 4                      |                                | 0.6      |                            |      |
| Repeated STARTcondition setup time | t <sub>su(SR)</sub>   | 4.7                    |                                | 0.6      |                            |      |
| STOP condition setup time          | t <sub>su(SP)</sub>   | 4                      |                                | 0.6      |                            | μs   |
| Bus free time between STOP         |                       | 4.7                    |                                | 1.2      |                            |      |
| and START conditions               | t <sub>w(SP:SR)</sub> | 4.7                    |                                | 1.3      |                            |      |



I<sup>2</sup>C slave timing diagram

Part No. LT7A20

 Page
 5 of 28



## SPI SERIAL PERIPHERALINTERFACE CHARACTERISTICS (VDD=2.5V, TA=25°C)

| Characteristics                 | Symbol               | Test conditions | Min. | Тур. | Max. | Unit |
|---------------------------------|----------------------|-----------------|------|------|------|------|
| SPI clock cycle <sup>note</sup> | T <sub>c(SPC)</sub>  |                 | 100  |      |      | ns   |
| SPI clock frequency             | F <sub>c(SPC)</sub>  |                 |      |      | 10   | MHz  |
| CS setup time                   | T <sub>su(CS)</sub>  |                 | 5    |      |      |      |
| CS hold time                    | T <sub>h(CS)</sub>   |                 | 8    |      |      |      |
| SDI input setup time            | T <sub>su(SI)</sub>  |                 | 5    |      |      |      |
| SDI input hold time             | T <sub>h(SI)</sub>   |                 | 15   |      |      |      |
| SDO valid output time           | T <sub>v(SO)</sub>   |                 |      |      | 50   | ns   |
| SDO output hold time            | T <sub>h(SO)</sub>   |                 | 6    |      |      |      |
| SDO output                      | <b>–</b>             |                 |      |      | 50   | 1    |
| disable time                    | T <sub>dis(SO)</sub> |                 |      |      | 50   |      |

Note: 10MHz clock frequency.



SPI slave timing diagram

| Part No. | LT7A20 | Page | 6 of 28       |
|----------|--------|------|---------------|
|          |        |      | LC OP 2000 01 |





## **PIN CONFIGURATION**





## **PIN DESCRIPTION**

|         |        |        |                                                        |                       | Connection mod | e              |
|---------|--------|--------|--------------------------------------------------------|-----------------------|----------------|----------------|
| Pin No. | Symbol | I/O    | Description                                            | I <sup>2</sup> C mode | SPI four-wire  | SPI three-wire |
|         |        |        |                                                        | I C mode              | mode           | mode           |
| 1       | SDO    | ο      | SPI serial data output, address                        | NC for                | SDO            | NC             |
| 1       | 300    | U      | selection in I <sup>2</sup> C mode                     | default addr.         | 300            | NC             |
|         |        |        | Used as SDA in I <sup>2</sup> C mode,                  |                       |                |                |
| 2       | SDx    | I/O    | Used as SDI in SPI 4-wire mode,                        | SDA                   | SDI            | SDA            |
|         |        |        | Used as SDA in SPI 3-wire mode                         |                       |                |                |
| 3       | VDDIO  | Р      | Power supply for I/O pins                              | VDDIO                 | VDDIO          | VDDIO          |
| 4       | NC     |        |                                                        | GND                   | GND            | GND            |
| 5       | INT1   | 0      | Interrupt pin 1                                        | INT1                  | INT1           | INT1           |
| 6       | INT2   | 0      | Interrupt pin 2                                        | INT2                  | INT2           | INT2           |
| 7       | VDD    | Р      | Power supply                                           | VDD                   | VDD            | VDD            |
| 8       | GNDIO  | Ground | 0V supply                                              | GND                   | GND            | GND            |
| 9       | GND    | Ground | 0V supply                                              | GND                   | GND            | GND            |
| 10      | CS     |        | I <sup>2</sup> C/SPI mode selection(1:I <sup>2</sup> C | NC                    | CS             | CS             |
| 10      | 0.5    | 1      | mode, 0: SPI mode)                                     | NC                    | 0.5            | 05             |
| 11      | NC     |        |                                                        | NC                    | NC             | NC             |
| 12      | SCx    | 1      | I <sup>2</sup> C serial clock (SCL)                    | 801                   | SCK            | SCK            |
| 12      | SUX    |        | SPI serial port clock (SCK)                            | SCL                   | SUN            | JUN            |

Note: I=input, O=output, OC=collector open-circuit output, P=passive external component, S=power supply.

Page7 of 28





#### **FUNCTION DESCRIPTION**

#### 1 Detailed description

The LT7A20 is an ultra compact low-power, digital output 3-axis linear accelerometer packaged in LGA. The complete device includes a mechanical sensing unit and an integrated circuit interface able to take the information from the sensing unit and to provide a signal to the external MCU through I<sup>2</sup>C or SPI interface.

#### 2 Mechanical sensing unit

The mechanical sensing unit consists of suspended mass and silicon frame. The suspended mass are attached to the silicon frame in a few points called anchors and are free to move in the direction of the sensed acceleration. To be compatible with the traditional packaging techniques a cap is placed on top of the sensing element to avoid blocking the moving parts during the moulding phase of the plastic encapsulation. When an acceleration is applied to the sensor the proof mass displaces from its nominal position, causing an imbalance in the capacitive half-bridge. This imbalance is measured using charge integration in response to a voltage pulse applied to the capacitor.

At steady state the nominal value of the capacitors are few pF and when an acceleration is applied the maximum variation of the capacitive load is in fF range.

#### 3 IC interface

The complete measurement chain is composed by a low-noise capacitive amplifier which converts the capacitive unbalancing of the MEMS sensor into an analog voltage that is finally available to the user by analog-to-digital converters. The acceleration data may be accessed through an I<sup>2</sup>C/SPI interface thus making the device particularly suitable for direct interfacing with a microcontroller. The LT7A20 features a data-ready signal (RDY) which indicates when a new set of measured acceleration data is available thus simplifying data synchronization in the digital system that uses the device. It may also be configured to generate an inertial Wake-Up and Free-Fall interrupt signal accordingly to a programmed acceleration event along the enabled axes.

#### 4 Factory calibration

The IC interface is factory calibrated for sensitivity (So) and Zero-g level (Ty<sub>Off</sub>).

The trimming values are stored inside the device in EEPROM. Any time the device is turned on, the trimming parameters are downloaded into the registers to be used during the normal operation. This allows to use the device without further calibration.

#### 5 6D/4D detection

In this configuration the interrupt is generated when the device is stable in a known direction. 6-direction detections in a three-dimensional space are all enabled. Please refer to application note for detailed setting.

#### 6 Free-fall detection

The interrupt is generated when the sensor is in free-fall state. In free-fall state, the sensor mass block is weightlessness, and theoretical three-axis output is zero, the sensor detector detects that the three-axis output is

Part No. | LT7A20

 Page
 8 of 28

# **LIGHT**



lower than threshold value, then the interrupt signal is generated, and corresponding state register is set.

#### 7 Sleep and Wake up detection

Sleep detection: when the sensor output keeps constant within given threshold range for a certain time, the sensor is judged as no action, corresponding state signal is set and interrupt signal is generated, the system enters low power mode. Refer to application note for details.

Wake up detection; when the sensor output becomes higher than the threshold value and lasts for a certain time, the sensor is judged as being action, corresponding state signal is set and interrupt signal is generated, the system restores normal operating mode. Refer to application note for details.

#### 8 Single click and double click detection

The sensor judges whether the output reaches conditions for single/double click according to given threshold value and time, sets corresponding state signal and generates interrupt signal. Refer to application note for details.

#### 9 Terminology

#### 9.1 Sensitivity

Sensitivity describes the gain of the sensor and can be determined e.g. by applying 1g acceleration to it. As the sensor can measure DC accelerations this can be done easily by pointing the axis of interest towards the center of the earth, noting the output value, rotating the sensor by 180 degrees (pointing to the sky) and noting the output value again. By doing so, ±1g acceleration is applied to the sensor. Subtracting the larger output value from the smaller one and dividing the result by 2, leads to the actual sensitivity of the sensor. This value changes very little over temperature and also time. The Sensitivity tolerance describes the range of sensitivities of a large population of sensors.

#### 9.2 Zero-g level

Zero-g level Offset (Ty<sub>Off</sub>) describes the deviation of an actual output signal from the ideal output signal if no acceleration is present. A sensor in a steady state on a horizontal surface measure 0g in X axis and 0g in Y axis whereas the Z axis measure 1g. The output is ideally in the middle of the dynamic range of the sensor (content of OUT registers 00h, data expressed as 2's complement number). A deviation from ideal value in this case is called Zero-g offset. Offset is to some extent a result of stress to MEMS sensor and therefore the offset can slightly change after mounting the sensor onto a printed circuit board or exposing it to extensive mechanical stress. Offset changes little over temperature, "Zero-g offset" is called "temperature offset".

#### 9.3 Self test

Self Test allows to check the sensor functionality without moving it. The Self Test function is off when the self-test bit is programmed to '0'. When the self-test bit is programmed to '1' an actuation force is applied to the sensor, simulating a definite input acceleration. In this case the sensor outputs exhibit a change in their DC levels which are related to the selected full scale through the device sensitivity. When self test is activated, the device output level is given by the algebraic sum of the signals produced by the acceleration acting on the sensor and by the electrostatic test-force. If the output signals change within the amplitude specified inside the range, then the sensor is working properly.



#### 10 Digital interfaces

The registers embedded inside the LT7A20 may be accessed through both the  $I^2C$  and SPI serial interfaces. The latter may be SW configured to operate either in 3-wire or 4-wire interface mode. The SPI 3-wire mode can be obtained through writing data into corresponding control bit in 4-wire write mode (only three wires needed for writing). These interfaces are multiplexed with communication pins. To use  $I^2C$  interface, CS signal must be tied high (i.e connected to  $V_{DDIO}$ ).

| Communication interface pin description |                                                                                |  |  |  |  |
|-----------------------------------------|--------------------------------------------------------------------------------|--|--|--|--|
| Pin name Pin description                |                                                                                |  |  |  |  |
| CS                                      | SPI enable                                                                     |  |  |  |  |
|                                         | I <sup>2</sup> C/SPI mode selection (1: I <sup>2</sup> C mode; 0: SPI enabled) |  |  |  |  |
|                                         | l <sup>2</sup> C serial clock (SCL)                                            |  |  |  |  |
| SCL/SPC                                 | SPI serial port clock (SPC)                                                    |  |  |  |  |
|                                         | l <sup>2</sup> C serial data (SDA)                                             |  |  |  |  |
| SDA/SDI/SDO                             | SPI serial data input (SDI)                                                    |  |  |  |  |
|                                         | 3-wire interface serial data output (SDO)                                      |  |  |  |  |
| SDO                                     | SPI serial data output (SDO)                                                   |  |  |  |  |

#### 10.1 I<sup>2</sup>C serial interface

The LT7A20  $I^2C$  is a bus slave. The  $I^2C$  is employed to write data into registers whose content can also be read back. The relevant IIC terminology is given in the table below.

#### Serial interface pin description

| Term        | Description                                                                              |
|-------------|------------------------------------------------------------------------------------------|
| Transmitter | The device which sends data to the bus                                                   |
| Receiver    | The device which receives data from the bus                                              |
| Master      | The device which initiates a transfer, generates clock signals and terminates a transfer |
| Slave       | The device addressed by the master                                                       |

There are two signals associated with the  $I^2C$  bus: the serial clock line and the serial Data line. The latter is a bidirectional line used for sending and receiving the data to/from the interface. Both the lines are connected to  $V_{DDIO}$  through a pull-up resistor embedded inside the LT7A20. When the bus is free both the lines are high. The  $I^2C$  interface is compliant with fast mode (400 KHz)  $I^2C$  standards as well as with the normal mode.

### 10.1.1 I<sup>2</sup>C operation

The transaction on the bus is started through a START (ST) signal. A START condition is defined as a HIGH to LOW transition on the data line while the SCL line is held HIGH. After this has been transmitted by the master, the bus is considered busy. The next byte of data transmitted after the start condition contains the address of the slave in the first 7 bits and the eighth bit tells whether the Master is receiving data from the slave or transmitting data to the slave. When an address is sent, each device in the system compares the first seven bits after a start condition with its address. If they match, ACK (low level at the 9<sup>th</sup> CLK) is sent back to the master.



The Slave address (SAD) associated to the LT7A20 is 0011xxxb. Data transfer with ACK signal is mandatory. The transmitter must release the SDA line in the 9<sup>th</sup> CLK. The receiver must then pull the data line LOW to complete one ACK return. A receiver which has been addressed is obliged to generate an acknowledge after each byte of data has been received. The I<sup>2</sup>C embedded inside the LT7A20 behaves like a slave device and adheres to similar standard IIC protocol. After the start condition (ST) a slave address is sent, once a slave acknowledge (SAK) has been returned, an 8-bit sub-address is transmitted: the 7 LSb represent the actual register address while the MSB enables address auto increment. If the MSb of the SUB field is 1, the SUB (register address) is automatically incremented to allow multiple data read/write.

The slave address is completed with a Read/Write bit. If the bit is '1' (Read), a repeated START (SR) condition is issued after the two sub-address bytes; if the bit is '0' (Write) the Master will transmit to the slave with direction unchanged.

#### I<sup>2</sup>C address

| SDO external connection 7-bit I <sup>2</sup> C addre |      | 8-bit I <sup>2</sup> C address | Remark                             |
|------------------------------------------------------|------|--------------------------------|------------------------------------|
| Floating/logic high                                  | 0x19 | 0x32(W)、0x33(R)                | Non leakage current                |
| Logic low                                            | 0x18 | 0x30(W)、0x31(R)                | Turn off internal pull-up resistor |

#### Transfer when master is writing one byte to slave

| Master | ST | SAD+W |     | SUB |     | DATA |     | SP |
|--------|----|-------|-----|-----|-----|------|-----|----|
| Slave  |    |       | SAK |     | SAK |      | SAK |    |

#### Transfer when master is writing multiple bytes to slave

| Master | ST | SAD+W |     | SUB |     | DATA |     | DATA |     | SP |
|--------|----|-------|-----|-----|-----|------|-----|------|-----|----|
| Slave  |    |       | SAK |     | SAK |      | SAK |      | SAK |    |

Transfer when master is receiving (reading) one byte of data from slave

| Master | ST | SAD+<br>W |     | SUB |     | SR | SAD+<br>R |     |      | MAK |      | MAK |      | NMAK | SP |
|--------|----|-----------|-----|-----|-----|----|-----------|-----|------|-----|------|-----|------|------|----|
| Slave  |    |           | SAK |     | SAK |    |           | SAK | DATA |     | DATA |     | DATA |      |    |

Data are transmitted in byte format (DATA). Each data transfer contains 8 bits. The number of bytes transferred per transfer is unlimited. Data is transferred with the Most Significant bit (MSb) first. If a receiver can't receive another complete byte of data until it has performed some other function, it can hold the clock line, SCL LOW to force the transmitter into a wait state. Data transfer only continues when the receiver is ready for another byte and releases the data line. If a slave receiver doesn't acknowledge the slave address (i.e. it is not able to receive because it is performing some real time function) the data line must be left HIGH by the slave. The Master can then abort the transfer. A LOW to HIGH transition on the SDA line while the SCL line is HIGH is defined as a STOP condition. Each data transfer must be terminated by the generation of a STOP (SP) condition.

In order to read multiple bytes, it is necessary to assert the most significant bit of the subaddress field. In other words, SUB(7) must be equal to 1 while SUB(6-0) represents the address of first register to be read.

For example, after the sensor is configured to work, continuous reading of triaxial data (register address  $0x28 \sim 0x2d$ ) is adopted, and the address of register data is 0xA8 (0x28 | 0x80).

# **LIGHT**



#### 10.2 SPI bus interface

The LT7A20 SPI is a bus slave. The SPI allows to write and read the registers of the device. The serial interface interacts with the outside world with 4 wires: CS, SPC, SDI, and SDO.



#### SPI read and write protocol

CS is the Serial Port Enable and it is controlled by the SPI master. It goes low at the start of the transmission and goes back high at the end. SPC is the Serial Port Clock and it is controlled by the SPI master. It is stopped high when CS is high (no transmission). SDI and SDO are respectively the Serial Port Data Input and Output. Those lines are driven at the falling edge of SPC and should be captured at the rising edge of SPC. Both the read register and write register commands are completed in 16 clock pulses or in multiple of 8 in case of multiple bytes read/write. The first bit (bit 0) starts at the first falling edge of SPC after the falling edge of CS while the last bit (bit 15, bit 23, ...) starts at the last falling edge of SPC just before the rising edge of CS.

- Bit0: RW bit. When 0, the data DI(7:0) is written into the device. When 1, the data DO(7:0) is read from the device.
   In latter case, the chip will drive SDO at the start of bit 8.
- Bit1: MS bit. When 0, the address remains unchanged. When 1, the address is auto incremented in multiple read/write commands.
- ▶ Bit2-7: address AD(5:0), the register address.
- > Bit8-15: data DI(7:0) (write mode), the data that is written into the slave device (MSB first).
- > Bit8-15: data DO(7:0) (read mode), the data that is read from the slave device (MSB first).

In multiple read/write commands further blocks of 8 clock periods are added. When  $M\overline{S}$  bit is 0, the address used to read/write data remains the same for every block. When  $M\overline{S}$  bit is 1 the address used to read/write data is incremented at every block. The function and behavior of SDI and SIO remain unchanged.





10.2.1 SPI read



SPI read protocol

The SPI read command is performed with 16 clock pulses. Multiple byte read command is performed adding blocks of 8 clock pulses at the pervious one.

- Bit0: read bit. The value is 1.
- > Bit1:  $M\overline{S}$  bit. When 0, do not increment address, when 1, increment address for multiple writing.
- > Bit2-7: address AD(5:0), the register address.
- Bit8-15: data DO(7:0) (read mode), the data that is read from the slave device (MSB first).
- > Bit16-...: data DO(...:8) (read mode), further data in multiple byte reading (MSB first).



#### Multiple bytes SPI read protocol (2 bytes example)

| Part No. | LT7A20 | Page | 13 of 28     |
|----------|--------|------|--------------|
|          |        |      | LC OD DOOD O |





10.2.2 SPI write



#### SPI write protocol

The SPI write command is performed with 16 clock pulses. Multiple byte write command is performed adding blocks of 8 clock pulses at the pervious one.

- Bit0: WRITE bit, the value is 0.
- > Bit1: MS bit. When 0, do not increment address, when 1, increment address for multiple writing.
- > Bit2-7: address AD(5:0), the register address.
- Bit8-15: data DI(7:0) (write mode), the data that is written inside the slave device (MSB first).
- Bit16-...: data DI(...:8) (write mode), further data in multiple byte writing (MSB first).



#### Multiple bytes SPI write protocol (2 bytes as an example)

#### 10.2.3 SPI read in 3-wire mode

3-wire mode is entered by writing 1 to SIM bit. Only three signals lines are used in both 4-wire mode and 3-wire mode, and the logic and timing are both the same in these two modes, hence, it is able to configure the slave as 3-wire mode through 4-wire write mode.

 Page
 14 of 28





#### SPI read protocol in 3-wire mode

The SPI read command is performed with 16 clock pulses.

Bit0: read bit, the value is 1.

LIGHT

- > Bit1:  $M\overline{S}$  bit. When 0, do not increment address, when 1, increment address for multiple reading.
- > Bit2-7: address AD(5:0), the register address.
- > Bit8-15: data DO(7:0) (read mode), the data that is read from the slave device (MSB first).

When SPI mode is used to read three-axis FIFO data continuously, it needs to read from the register of 0x27, read 7 bytes of data continuously, and take the last 6 bytes to splice into three-axis data. Special attention: multiple SPI devices are forbidden to reuse SPC, MOSI and MISO.

#### 11 Register mapping

The table given below lists all registers in LT7A20 and their addresses and initial values.

| Name                     | Turne | Register | address  | Default  | Osmmant  |
|--------------------------|-------|----------|----------|----------|----------|
| Name                     | Туре  | Hex      | Binary   | Detault  | Comment  |
| Reserved (do not modify) |       | 00-0B    |          |          | Reserved |
| OUT_TEMP_L               | r     | 0C       | 0001100  | output   |          |
| OUT_TEMP_H               | r     | 0D       | 0001101  | output   |          |
| Reserved (do not modify) |       | 0E       |          |          | Reserved |
| WHO_AM_I                 | r     | 0F       | 000 1111 | 00010001 |          |
| Reserved (do not modify) |       | 10-12    |          |          | Reserved |
| USER_CAL                 |       | 13-1A    |          |          |          |
| Reserved (do not modify) |       | 1B-1D    |          |          | Reserved |
| NVM_WR                   | rw    | 1E       | 001 1110 | 00000000 |          |
| TEMP_CFG                 | rw    | 1F       | 001 1111 | output   |          |
| CTRL_REG1                | rw    | 20       | 010 0000 | 00000111 |          |
| CTRL_REG2                | rw    | 21       | 010 0001 | 00000000 |          |
| CTRL_REG3                | rw    | 22       | 010 0010 | 00000000 |          |
| CTRL_REG4                | rw    | 23       | 010 0011 | 00000000 |          |
| CTRL_REG5                | rw    | 24       | 010 0100 | 00000000 |          |
| CTRL_REG6                | rw    | 25       | 010 0101 | 00000000 |          |
| REFERENCE                | rw    | 26       | 010 0110 | 0000000  |          |

Part No. | LT7A20

 Page
 15 of 28





| Name          | Tung | Register | address  | Default  | Comment |
|---------------|------|----------|----------|----------|---------|
| Name          | Туре | Hex      | Binary   | Default  | Comment |
| STATUS_REG    | rw   | 27       | 010 0111 | 0000000  |         |
| OUT_X_L       | r    | 28       | 010 1000 | output   |         |
| OUT_X_H       | r    | 29       | 010 1001 | output   |         |
| OUT_Y_L       | r    | 2A       | 010 1010 | output   |         |
| OUT_Y_H       | r    | 2B       | 010 1011 | output   |         |
| OUT_Z_L       | r    | 2C       | 010 1100 | output   |         |
| OUT_Z_H       | r    | 2D       | 010 1101 | output   |         |
| FIFO_CTRL_REG | rw   | 2E       | 010 1110 | 0000000  |         |
| FIFO_SRC_REG  | r    | 2F       | 010 1111 |          |         |
| INT1_CFG      | rw   | 30       | 011 0000 | 00000000 |         |
| INT1_SOURCE   | r    | 31       | 011 0001 | 00000000 |         |
| INT1_THS      | rw   | 32       | 011 0010 | 00000000 |         |
| INT1_DURATION | rw   | 33       | 011 0011 | 00000000 |         |
| INT2_CFG      | rw   | 34       | 011 0100 | 00000000 |         |
| INT2_SOURCE   | r    | 35       | 011 0101 | 00000000 |         |
| INT2_THS      | rw   | 36       | 011 0110 | 00000000 |         |
| INT2_DURATION | rw   | 37       | 011 0111 | 00000000 |         |
| CLICK_CFG     | rw   | 38       | 011 1000 | 00000000 |         |
| CLICK_SRC     | r    | 39       | 011 1001 | 00000000 |         |
| CLICK_THS     | rw   | 3A       | 011 1010 | 00000000 |         |
| TIME_LIMIT    | rw   | 3B       | 011 1011 | 00000000 |         |
| TIME_LATENCY  | rw   | 3C       | 011 1100 | 00000000 |         |
| TIME_WINDOW   | rw   | 3D       | 011 1101 | 00000000 |         |
| ACT_THS       | rw   | 3E       | 011 1110 |          |         |
| ACT_DURATION  | rw   | 3F       | 011 1111 |          |         |

Registers marked as *Reserved* must not be changed. The writing to those registers may cause permanent damages to the device.

The content of the registers that are loaded at boot should not be changed. They contain the factory calibration values. Their content is automatically restored when the device is powered-up.

#### 12 Rrgister description

#### 12.1 Control register 1(20h)

| B7   | B6   | B5   | B4   | B3   | B2  | B1  | B0  |
|------|------|------|------|------|-----|-----|-----|
| ODR3 | ODR2 | ODR1 | ODR0 | LPen | Zen | Yen | Xen |

| ODR3-0 | Data rate selection, default value: 0000        |
|--------|-------------------------------------------------|
| LPen   | Low power dissipation enable, default value: 0. |

Part No. LT7A20

 Page
 16 of 28





|     | (0: normal mode; 1: low power dissipation mode) |
|-----|-------------------------------------------------|
| Zen | Z-axis enable, default value:1.                 |
| Zen | (0: Z-axis disable, 1: Z-axis enable)           |
| Yen | Y-axis enable, default value:1.                 |
| ren | (0: Y-axis disable, 1: Y-axis enable)           |
| Xen | X-axis enable, default value:1.                 |
| Xen | (0: X-axis disable, 1: X-axis enable)           |

ODR<3:0> is adopted for power supply mode and data rate selection. The frequency setting through ODR<3:0> is shown as below.

#### Data output rate setting:

| ODR3 | ODR2 | ODR1 | ODR0 | Power supply mode selection                               |  |  |  |  |
|------|------|------|------|-----------------------------------------------------------|--|--|--|--|
| 0    | 0    | 0    | 0    | Power supply off mode                                     |  |  |  |  |
| 0    | 0    | 0    | 1    | Normal I / low power passition mode (1 Hz)                |  |  |  |  |
| 0    | 0    | 1    | 0    | Normal I / low power passition mode (10 Hz)               |  |  |  |  |
| 0    | 0    | 1    | 1    | Normal I / low power passition mode (25 Hz)               |  |  |  |  |
| 0    | 1    | 0    | 0    | Normal I / low power passition mode (50 Hz)               |  |  |  |  |
| 0    | 1    | 0    | 1    | Normal I / low power passition mode (100 Hz)              |  |  |  |  |
| 0    | 1    | 1    | 0    | Normal I / low power passition mode (200 Hz)              |  |  |  |  |
| 0    | 1    | 1    | 1    | Normal I / low power passition mode (400 Hz)              |  |  |  |  |
| 1    | 0    | 0    | 0    | low power passition mode (1.6 KHz)                        |  |  |  |  |
| 1    | 0    | 0    | 1    | Normal mode (1.25 kHz) / low power passition mode (5 KHz) |  |  |  |  |

### 12.2 Control register 2 (21h)

| B7   | B6   | B5    | B4    | B3  | B2      | B1    | B0    |
|------|------|-------|-------|-----|---------|-------|-------|
| HPM1 | HPM0 | HPCF2 | HPCF1 | FDS | HPCLICK | HPIS2 | HPIS1 |

| HPM1-HPM0                                         | High pass mode. Default value: 00                                                       |  |  |  |
|---------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|--|
|                                                   | refer to "high pass mode configuration"                                                 |  |  |  |
| HPCF2 -HPCF1 High pass cutoff frequency selection |                                                                                         |  |  |  |
| FDS                                               | Data filtering selection. Default value: 0                                              |  |  |  |
| FDS                                               | (0: skip internal filtering; 1: data is output to data register or FIFO after filtering |  |  |  |
| HPCLICK                                           | CLICK High pass filtering enable                                                        |  |  |  |
| HFCLICK                                           | (0: filtering disable; 1: filtering enable)                                             |  |  |  |
| HPIS2                                             | Interrupt 2 AOI high pass filtering enable                                              |  |  |  |
| пP132                                             | (0: filtering disable; 1: filtering enable)                                             |  |  |  |
| HPIS1                                             | Interrupt 1 AOI high pass filtering enable                                              |  |  |  |
|                                                   | (0: filtering disable; 1: filtering enable)                                             |  |  |  |

High pass mode configuration

Part No. LT7A20

 Page
 17 of 28





| HPM1 | HPM0 | High pass filtering mode         |
|------|------|----------------------------------|
| 0    | 0    | Normal mode ( read high pass     |
| 0    | 0    | filtering is reset automatically |
| 0    | 1    | Filtering reference signal       |
| 1    | 0    | Normal mode                      |
| 1    | 1    | Interrupt event automatic reset  |

## 12.3 Control register 3(22h)

| B7       | B6      | B5      | B4       | B3       | B2      | B1         | B0 |
|----------|---------|---------|----------|----------|---------|------------|----|
| I1_CLICK | I1_AOI1 | I1_AOI2 | I1_DRDY1 | I1_DRDY2 | HI1_WTM | I1_OVERRUN |    |

| I1_CLICK   | CLICK interrupt on INT1. Default value:0 |
|------------|------------------------------------------|
| II_CLICK   | (0: disable; 1: enable)                  |
|            | AOI1 interrupt on INT1. Default value:0  |
| I1_AOI1    | (0: disable; 1: enable)                  |
| 11_AOI2    | AOI2 interrupt on INT1. Default value:0  |
| TI_AOIZ    | (0: disable; 1: enable)                  |
| I1_DRDY1   | DRDY1 interrupt on INT1. Default value:0 |
|            | (0: disable; 1: enable)                  |
| I1_DRDY2   | DRDY2 interrupt on INT1. Default value:0 |
|            | (0: disable; 1: enable)                  |
| I1_WTM     | FIFO interrupt on INT1. Default value:0  |
|            | (0: disable; 1: enable)                  |
| I1 OVERRUN | FIFO interrupt on INT1. Default value:0  |
|            | (0: disable; 1: enable)                  |

### 12.4 Control register 4(23h)

| B7  | B6  | B5  | B4  | B3 | B2  | B1  | B0  |
|-----|-----|-----|-----|----|-----|-----|-----|
| BDU | BLE | FS1 | FS0 | HR | ST1 | ST0 | SIM |

| BDU            | Block data update. Default value: 0                                                 |
|----------------|-------------------------------------------------------------------------------------|
| BDU            | (0: continuous update, 1: output is not updated until MSB and LSB are read)         |
| BLE            | Big/little-Endians data selection. Default value: 0                                 |
| DLE            | (0: low-byte data is in low-byte address; 1: high-byte data is in low-byte address; |
| FS1-FS0        | Full scale selection. Default value: 00                                             |
| F31-F30        | (00: +/- 2G; 01: +/- 4G; 10: +/- 8G; 11: +/- 16G)                                   |
| HR             | High resolution output mode selction. Default value: 0                              |
| пк             | (0: hgh resolution disable; 1: high resolution enable)                              |
| <b>CT4 CT0</b> | Self test enable. Default value: 00                                                 |
| ST1-ST0        | (00: self test diable; others: refer to "self test mode configuration")             |

Part No. LT7A20

 Page
 18 of 28





| SIM                | SPI serial interfa | ace mode configuration. Default value: (   | )           |  |  |  |  |
|--------------------|--------------------|--------------------------------------------|-------------|--|--|--|--|
| SIM                | (0: 4-wire interfa | (0: 4-wire interface; 1: 3-wire interface) |             |  |  |  |  |
| Sele test mode con | figuration         |                                            |             |  |  |  |  |
| S                  | T1                 | ST0                                        | Test mode   |  |  |  |  |
|                    | 0                  | 0                                          | Normal mode |  |  |  |  |
|                    | 0                  | 1                                          | Self test 0 |  |  |  |  |
|                    | 1                  | 0                                          | Self test 1 |  |  |  |  |
|                    | 1                  | 1                                          |             |  |  |  |  |

#### 12.5 Control register5(24h)

| B7   | B6      | B5 | B4 | B3       | B2       | B1       | B0       |
|------|---------|----|----|----------|----------|----------|----------|
| BOOT | FIFO_EN |    |    | LIR_INT1 | D4D_INT1 | LIR_INT2 | D4D_INT2 |

| воот     | Reload trimming value. Default value: 0                                                           |
|----------|---------------------------------------------------------------------------------------------------|
| воот     | (0: normal mode; 1: reload trimming value)                                                        |
| FIFO_EN  | FIFO enable. Default value: 0                                                                     |
| FIFO_EN  | (0: FIFO disable; 1: FIFO enable)                                                                 |
|          | Interrupt response specified by lockout interrupt 1 configuration register                        |
|          | Interrupt lockout singal can be cleared through reading interrupt 1 configuration register.       |
| LIR_INT1 | Default value: 0                                                                                  |
|          | (0: interrupt signal is unlocked; 1: interrupt signal is locked)                                  |
|          | 4D enable: 4D detection is enable on pin INT1, 6D of interrupt 1 configuration register is set to |
| D4D_INT1 | 1.                                                                                                |
|          | Interrupt response specified by lockout interrupt 2 configuration register                        |
|          | Interrupt lockout singal can be cleared through reading interrupt 2 configuration register.       |
| LIR_INT2 | Default value: 0                                                                                  |
|          | (0: interrupt signal is unlocked; 1: interrupt signal is locked)                                  |
|          | 4D enable: 4D detection is enable on pin INT2, 6D of interrupt 2 configuration register is set to |
| D4D_INT2 | 1.                                                                                                |

#### 12.6 Control register 6(25h)

| B7       | B6      | B5      | B4      | B3 | B2 | B1        | B0 |
|----------|---------|---------|---------|----|----|-----------|----|
| I2_CLICK | I2_INT1 | I2_INT2 | BOOT_l2 | 0  |    | H_LACTIVE |    |

| I2_CLICK | CLICK interrupt on INT2. Default value: 0 |
|----------|-------------------------------------------|
|          | (0: disable; 1: enable)                   |
|          | AOI2 interrupt on INT1. Default value: 0  |
| I2_INT1  | (0: disable; 1: enable)                   |
| 12 INT2  | AOI2 interrupt on INT2. Default value: 0  |
| 12_11112 | (0: disable; 1: enable)                   |

Part No. LT7A20

 Page
 19 of 28

# LIGHT



| BOOT_12   | BOOT interrupt on INT2. Default value: 0<br>(0: disable; 1: enable)       |
|-----------|---------------------------------------------------------------------------|
| H_LACTIVE | 0: interrupt triggered by high level; 1: interrupt triggered by low level |

#### 12.7 Status register (27h)

| B7    | B6  | B5  | B4  | B3    | B2  | B1  | B0  |
|-------|-----|-----|-----|-------|-----|-----|-----|
| ZYXOR | ZOR | YOR | XOR | ZYXDA | ZDA | YDA | XDA |

|       | One or more data of X/Y/Z-axis is covered by new data. Default value: 0                      |
|-------|----------------------------------------------------------------------------------------------|
| ZYXOR | (0: no data of X/Y/Z-axis is covered by new data;                                            |
|       | 1: one or more data of X/Y/Z-axis is covered by new data                                     |
|       | Data of Z-axis is covered by new data. Default value: 0                                      |
| ZOR   | (0: data of Z-axis is not covered by new data                                                |
|       | 1: data of Z-axis is covered by new data)                                                    |
|       | Data of Y-axis is covered by new data. Default value: 0                                      |
| YOR   | (0: data of Y-axis is not covered by new data                                                |
|       | 1: data of Y-axis is covered by new data)                                                    |
|       | Data of X-axis is covered by new data. Default value: 0                                      |
| XOR   | (0: data of X-axis is not covered by new data                                                |
|       | 1: data of X-axis is covered by new data)                                                    |
|       | All data of X/Y/Z-axis are covered by new data. Default value: 0                             |
| ZYXDA | (0: One or more data of X/Y/Z-axis is not covered by new data; 1: All data of X/Y/Z-axis are |
|       | covered by new data.)                                                                        |
|       | Z-axis old data is covered by new data. Default value: 0                                     |
| ZDA   | (0:Z-axis old data is not covered by new data;                                               |
|       | 1: Z-axis old data is covered by new data)                                                   |
|       | Y-axis old data is covered by new data. Default value: 0                                     |
| YDA   | (0:Y-axis old data is not covered by new data;                                               |
|       | 1: Y-axis old data is covered by new data)                                                   |
|       | X-axis old data is covered by new data. Default value: 0                                     |
| XDA   | (0:X-axis old data is not covered by new data;                                               |
|       | 1: X-axis old data is covered by new data)                                                   |
|       | 1                                                                                            |

#### 12.8 OUT\_X\_L(28h), OUT\_X\_H (29h)

X-axis accelerometer value, data is expressed as 2's complement number.

### 12.9 OUT\_Y\_L (2Ah),OUT\_Y\_H (2Bh)

Y-axis accelerometer value, data is expressed as 2's complement number.

#### 12.10 OUT\_Z\_L (2Ch),OUT\_Z\_H (2Dh)

| Part No.   I | <b>T7A20</b> |
|--------------|--------------|
|--------------|--------------|





Z-axis accelerometer value, data is expressed as 2's complement number.

#### 12.11 Interrupt 1 configuration (30h)

| B7     | B6      | B5                                                                                  | B4                 | B3                | B2               | B1             | B0     |
|--------|---------|-------------------------------------------------------------------------------------|--------------------|-------------------|------------------|----------------|--------|
| AOI    | 6D      | ZHIE/                                                                               | ZLIE/              | YHIE/             | YLIE/            | XHIE/          | XLIE/  |
| AOI    | 00      | ZUPE                                                                                | ZDOWNE             | YUPE              | YDOWNE           | XUPE           | XDOWNE |
|        |         |                                                                                     |                    |                   |                  |                |        |
| AOI    | And/o   | r interrupt. Defa                                                                   | ault value: 0. Re  | efer to "interrup | ot mode"         |                |        |
| 6D     | 6D tes  | st enable. Defa                                                                     | ult value: 0. Re   | fer to "interrupt | mode"            |                |        |
| ZHIE/  | Z-axis  | high interrupt                                                                      | or Z-axis directi  | on test interrup  | ot enable . Defa | ault value: 0. |        |
| ZUPE   | (0:Inte | (0:Interrupt is disable; 1: interrupt is enable)                                    |                    |                   |                  |                |        |
| ZLIE/  | Z-axis  | Z-axis low interrupt or Z-axis direction test interrupt enable . Default value: 0.  |                    |                   |                  |                |        |
| ZDOWNE | (0:Inte | (0:Interrupt is disable; 1: interrupt is enable)                                    |                    |                   |                  |                |        |
| YHIE/  | Y-axis  | Y-axis high interrupt or Y-axis direction test interrupt enable . Default value: 0. |                    |                   |                  |                |        |
| YUPE   | (0:Inte | (0:Interrupt is disable; 1: interrupt is enable)                                    |                    |                   |                  |                |        |
| YLIE/  | Y-axis  | Y-axis low interrupt or Y-axis direction test interrupt enable . Default value: 0.  |                    |                   |                  |                |        |
| YDOWNE | (0:Inte | (0:Interrupt is disable; 1: interrupt is enable)                                    |                    |                   |                  |                |        |
| XHIE/  | X-axis  | X-axis high interrupt or X-axis direction test interrupt enable . Default value: 0. |                    |                   |                  |                |        |
| XUPE   | (0:Inte | (0:Interrupt is disable; 1: interrupt is enable)                                    |                    |                   |                  |                |        |
| XLIE/  | X-axis  | low interrupt o                                                                     | r X-axis direction | on test interrup  | t enable . Defa  | ult value: 0.  |        |
| XDOWNE | (0:Inte | errupt is disable                                                                   | ; 1: interrupt is  | enable)           |                  |                |        |

| AOI | 6D | Interrupt mode        |
|-----|----|-----------------------|
| 0   | 0  | Or interrupt event    |
| 0   | 1  | 6D Motion Recognition |
| 1   | 0  | And interrupt event   |
| 1   | 1  | 6D position detection |

#### 12.12 Interrupt 1 status register (31h)

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
|----|----|----|----|----|----|----|----|
| 0  | IA | ZH | ZL | YH | YL | XH | XL |

| IA  | Interrupt activation. Default value: 0.             |
|-----|-----------------------------------------------------|
|     | (0: no interrupt ; 1: one or more interrupt occurs) |
| ΖН  | Z-axis high. Default value: 0.                      |
|     | (0: no interrupt ; 1: Z-axis high event occurs)     |
| ZL  | Z-axis low. Default value: 0.                       |
|     | (0: no interrupt ; 1: Z-axis low event occurs)      |
| NAL | Y-axis high. Default value: 0.                      |
| YH  | (0: no interrupt ; 1: Y-axis high event occurs)     |
|     |                                                     |

Part No. LT7A20

 Page
 21 of 28





| YL | Y-axis low. Default value: 0.                   |
|----|-------------------------------------------------|
|    | (0: no interrupt ; 1: Y-axis low event occurs)  |
| хн | X-axis high. Default value: 0.                  |
|    | (0: no interrupt ; 1: X-axis high event occurs) |
| VI | X-axis low. Default value: 0.                   |
| XL | (0: no interrupt ; 1: X-axis low event occurs)  |

#### 12.13 Interrutp 1 threshold register (32h)

| B7 | B6   | B5   | B4   | B3   | B2   | B1   | B0   |
|----|------|------|------|------|------|------|------|
| 0  | THS6 | THS5 | THS4 | THS3 | THS2 | THS1 | THS0 |

|             | Interrupt 1 threshold. Default value: 000 0000 |
|-------------|------------------------------------------------|
|             | 1LSB=16mg @ FS=2g                              |
| THS6 - THS0 | 1LSB=32mg @ FS=4g                              |
|             | 1LSB=64mg @ FS=8g                              |
|             | 1LSB=128mg @ FS=16g                            |

### 12.14 Interrupt 1 duration (33h)

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
|----|----|----|----|----|----|----|----|
| 0  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

| D6 - D0 Duration count value. Default value | ue: 000 0000 |
|---------------------------------------------|--------------|
|---------------------------------------------|--------------|

Min. duration of interrupt 1 is recognized through D6 - D0 position recognition.

Max. duration and step is counted with clock of ODR.

### 12.15 Interrutp 2 configuration (34h)

| B7  | B6 | B5    | B4          | B3    | B2     | B1    | B0     |
|-----|----|-------|-------------|-------|--------|-------|--------|
| AOI | 6D | ZHIE/ | ZHIE/ ZLIE/ | YHIE/ | YLIE/  | XHIE/ | XLIE/  |
|     | 6D | ZUPE  | ZDOWNE      | YUPE  | YDOWNE | XUPE  | XDOWNE |

| AOI    | And/or interrupt. Default value: 0. Refer to "interrupt mode"                       |
|--------|-------------------------------------------------------------------------------------|
| 6D     | 6D test enable. Default value: 0. Refer to "interrupt mode"                         |
| ZHIE/  | Z-axis high interrupt or Z-axis direction test interrupt enable . Default value: 0. |
| ZUPE   | (0:Interrupt is disable; 1: interrupt is enable)                                    |
| ZLIE/  | Z-axis low interrupt or Z-axis direction test interrupt enable . Default value: 0.  |
| ZDOWNE | (0:Interrupt is disable; 1: interrupt is enable)                                    |
| YHIE/  | Y-axis high interrupt or Y-axis direction test interrupt enable . Default value: 0. |
| YUPE   | (0:Interrupt is disable; 1: interrupt is enable)                                    |
| YLIE/  | Y-axis low interrupt or Y-axis direction test interrupt enable . Default value: 0.  |
| YDOWNE | (0:Interrupt is disable; 1: interrupt is enable)                                    |
|        |                                                                                     |

 Page
 22 of 28



| XHIE/  | X-axis high interrupt or X-axis direction test interrupt enable . Default value: 0. |
|--------|-------------------------------------------------------------------------------------|
| XUPE   | (0:Interrupt is disable; 1: interrupt is enable)                                    |
| XLIE/  | X-axis low interrupt or X-axis direction test interrupt enable . Default value: 0.  |
| XDOWNE | (0:Interrupt is disable; 1: interrupt is enable)                                    |

| AOI | 6D | Interrupt mode        |
|-----|----|-----------------------|
| 0   | 0  | Or interrupt event    |
| 0   | 1  | 6D Motion Recognition |
| 1   | 0  | And interrupt event   |
| 1   | 1  | 6D position detection |

# 12.16 Interrupt 2 status register (35h)

LIGHT

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
|----|----|----|----|----|----|----|----|
| 0  | IA | ZH | ZL | YH | YL | ХН | XL |

| IA   | Interrupt activation. Default value: 0.             |  |  |  |  |
|------|-----------------------------------------------------|--|--|--|--|
|      | (0: no interrupt ; 1: one or more interrupt occurs) |  |  |  |  |
| ZH   | Z-axis high. Default value: 0.                      |  |  |  |  |
|      | (0: no interrupt ; 1: Z-axis high event occurs)     |  |  |  |  |
| ZL   | Z-axis low. Default value: 0.                       |  |  |  |  |
|      | (0: no interrupt ; 1: Z-axis low event occurs)      |  |  |  |  |
| ҮН   | Y-axis high. Default value: 0.                      |  |  |  |  |
|      | (0: no interrupt ; 1: Y-axis high event occurs)     |  |  |  |  |
| YL   | Y-axis low. Default value: 0.                       |  |  |  |  |
| TL . | (0: no interrupt ; 1: Y-axis low event occurs)      |  |  |  |  |
| ХН   | X-axis high. Default value: 0.                      |  |  |  |  |
|      | (0: no interrupt ; 1: X-axis high event occurs)     |  |  |  |  |
| VI   | X-axis low. Default value: 0.                       |  |  |  |  |
| XL   | (0: no interrupt ; 1: X-axis low event occurs)      |  |  |  |  |

### 12.17 Interrutp 2 threshold register (36h)

| B7 | B6   | B5   | B4   | B3   | B2   | B1   | B0   |
|----|------|------|------|------|------|------|------|
| 0  | THS6 | THS5 | THS4 | THS3 | THS2 | THS1 | THS0 |

|             | Interrupt 2 threshold. Default value: 000 0000 |
|-------------|------------------------------------------------|
|             | 1LSB=16mg @ FS=2g                              |
| THS6 - THS0 | 1LSB=32mg @ FS=4g                              |
|             | 1LSB=64mg @ FS=8g                              |
|             | 1LSB=128mg @ FS=16g                            |

Part No. LT7A20

 Page
 23 of 28





#### 12.18 Interrupt 2 duration (37h)

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
|----|----|----|----|----|----|----|----|
| 0  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

D6 - D0 Duration count value. Default value: 000 0000

Min. duration of interrupt 2 is recognized through D6 - D0 position recognition.

Max. duration and step is counted with clock of ODR.

| Part No. | LT7A20 | Page | 24 of 28      |
|----------|--------|------|---------------|
|          |        |      | LO OD DOGO OI |





### **TYPICAL APPLICATION CIRCUIT**



Note: when the SDO (Pin1) pin is grounded, the pull-up resistance leakage will be caused. Suspended or connected to high level is recommended, and internal pull-up function can also be turned off through IIC configuration.



LG-QR-R009-01







Note:  $C_1$  and  $C_2$  are recommended to be 100nF, while  $R_1$  and  $R_2$  to be 4.7K $\Omega$ .

The device core is supplied through  $V_{DD}$  while the I/Os are supplied through  $V_{DD_{-}IO}$ . All the voltage and ground supplies must be present at the same time to have proper behavior of the IC.

| Part No. | LT7A20 | Page | 26 of 28 |
|----------|--------|------|----------|
|          |        |      |          |





### PACKAGE OUTLINE





#### MOS DEVICES OPERATE NOTES:

**LT7A20** 

Part No.

Electrostatic charges may exist in many things. Please take following preventive measures to prevent effectively the MOS electric circuit as a result of the damage which is caused by discharge:

- The operator must put on wrist strap which should be earthed to against electrostatic.
- Equipment cases should be earthed.
- All tools used during assembly, including soldering tools and solder baths, must be earthed.
- MOS devices should be packed in antistatic/conductive containers for transportation.

Page



#### Important notice :

- The instructions are subject to change without notice! Customers should obtain the latest relevant information before placing orders and should verify that such information is complete and current.
- Our products are consumer electronic products, and / or civil electronic products.
- When using our products, please do not exceed the maximum rating of the products, otherwise the reliability of the whole
  machine will be affected. There is a certain possibility of failure or malfunction of any semiconductor product under specific
  conditions. The buyer is responsible for complying with safety standards and taking safety measures when using our products
  for system design, sample and whole machine manufacturing, so as to avoid potential failure risk that may cause personal
  injury or property loss.
- It is strongly recommended to identify the trademark when buying our products. Please conatus us if there is any question.
- When exporting, using and reselling our products, buyer must comply with the international export control laws and regulations of China, the United States, the United Kingdom, the European Union and other countries & regions.
- Product promotion is endless, our company will wholeheartedly provide customers with better products!

| Part No. | LT7A20 | Page | 28 of 28        |
|----------|--------|------|-----------------|
|          |        |      | I.C. OD D000 01 |